Clock Gating Technique For Power Reduction In Digital Design

Power reduction techniques become increasingly important to the deep sub-micron scale digital integrated circuit (IC) design. Multiple power reduction techniques are used to keep the power consumption under control even when the operating frequency is high. Same power reduction technique might not g...

Full description

Bibliographic Details
Main Author: Khor, Peng Lim
Format: Thesis
Language:English
Published: 2012
Subjects:
Online Access:http://eprints.usm.my/44825/
Abstract Abstract here
_version_ 1854968149591457792
author Khor, Peng Lim
author_facet Khor, Peng Lim
author_sort Khor, Peng Lim
description Power reduction techniques become increasingly important to the deep sub-micron scale digital integrated circuit (IC) design. Multiple power reduction techniques are used to keep the power consumption under control even when the operating frequency is high. Same power reduction technique might not give the same power saving efficiency when the operating frequency increases. Power reduction effectiveness decreases follows downward of the design flow. For an IC design house without fabrication factory, levels of power optimization in the design flow are very limited.
first_indexed 2025-10-17T08:25:23Z
format Thesis
id usm-44825
institution Universiti Sains Malaysia
language English
last_indexed 2025-10-17T08:25:23Z
publishDate 2012
record_format eprints
record_pdf Abstract
spelling usm-448252019-07-03T00:58:38Z http://eprints.usm.my/44825/ Clock Gating Technique For Power Reduction In Digital Design Khor, Peng Lim TK1-9971 Electrical engineering. Electronics. Nuclear engineering Power reduction techniques become increasingly important to the deep sub-micron scale digital integrated circuit (IC) design. Multiple power reduction techniques are used to keep the power consumption under control even when the operating frequency is high. Same power reduction technique might not give the same power saving efficiency when the operating frequency increases. Power reduction effectiveness decreases follows downward of the design flow. For an IC design house without fabrication factory, levels of power optimization in the design flow are very limited. 2012-12 Thesis NonPeerReviewed application/pdf en http://eprints.usm.my/44825/1/KHOR%20PENG%20LIM.pdf Khor, Peng Lim (2012) Clock Gating Technique For Power Reduction In Digital Design. Masters thesis, Universiti Sains Malaysia.
spellingShingle TK1-9971 Electrical engineering. Electronics. Nuclear engineering
Khor, Peng Lim
Clock Gating Technique For Power Reduction In Digital Design
title Clock Gating Technique For Power Reduction In Digital Design
title_full Clock Gating Technique For Power Reduction In Digital Design
title_fullStr Clock Gating Technique For Power Reduction In Digital Design
title_full_unstemmed Clock Gating Technique For Power Reduction In Digital Design
title_short Clock Gating Technique For Power Reduction In Digital Design
title_sort clock gating technique for power reduction in digital design
topic TK1-9971 Electrical engineering. Electronics. Nuclear engineering
url http://eprints.usm.my/44825/
work_keys_str_mv AT khorpenglim clockgatingtechniqueforpowerreductionindigitaldesign