A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface

The need for greater memory bandwidth to boost the computer system performance has driven system memory evolution to Double Data Rate Synchronous Dynamic Read Access Memory (DDR SDRAM) technologies. Trends to maximize memory bandwidth have caused Inter-Symbol Interference (ISI) become significant wh...

Full description

Bibliographic Details
Main Author: Lim, Zong Zheng
Format: Thesis
Language:English
Published: 2014
Subjects:
Online Access:http://eprints.usm.my/46138/
Abstract Abstract here
_version_ 1855632464858316800
author Lim, Zong Zheng
author_facet Lim, Zong Zheng
author_sort Lim, Zong Zheng
description The need for greater memory bandwidth to boost the computer system performance has driven system memory evolution to Double Data Rate Synchronous Dynamic Read Access Memory (DDR SDRAM) technologies. Trends to maximize memory bandwidth have caused Inter-Symbol Interference (ISI) become significant which degraded the signal integrity of transmitted data. In this research, a driver architecture with adjustable de-emphasis and impedance control scheme is proposed for high-data rate and high-density DDR3 SDRAM memory system. The proposed driver is implemented using 45 nm CMOS process technology. The designs and implementations of the proposed driver involve the design of driver architecture, data controller, impedance calibration block with reference generator as well as the layout for critical analog circuits i.e. three driver segments for post-layout simulations to ensure the parasitic in layout does not has significant effect on driver performances. The driver has 15 de-emphasis legs that can form 15 de-emphasis voltage levels that capable of reducing ISI-induced jitter at high operating frequency. Moreover, high density DDR3 memory system can deteriorate the far-end eye jitter and eye height that causes difficulties in data sampling and recovery. Thus, the driving impedance of the proposed driver can be programmed between 20, 30 and 40 Ω to compensate the variability of board routing effect in memory system and hence, improving signal integrity.
first_indexed 2025-10-17T08:29:05Z
format Thesis
id usm-46138
institution Universiti Sains Malaysia
language English
last_indexed 2025-10-17T08:29:05Z
publishDate 2014
record_format EPrints
record_pdf Restricted
spelling usm-461382020-02-10T01:28:54Z http://eprints.usm.my/46138/ A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface Lim, Zong Zheng TK1-9971 Electrical engineering. Electronics. Nuclear engineering The need for greater memory bandwidth to boost the computer system performance has driven system memory evolution to Double Data Rate Synchronous Dynamic Read Access Memory (DDR SDRAM) technologies. Trends to maximize memory bandwidth have caused Inter-Symbol Interference (ISI) become significant which degraded the signal integrity of transmitted data. In this research, a driver architecture with adjustable de-emphasis and impedance control scheme is proposed for high-data rate and high-density DDR3 SDRAM memory system. The proposed driver is implemented using 45 nm CMOS process technology. The designs and implementations of the proposed driver involve the design of driver architecture, data controller, impedance calibration block with reference generator as well as the layout for critical analog circuits i.e. three driver segments for post-layout simulations to ensure the parasitic in layout does not has significant effect on driver performances. The driver has 15 de-emphasis legs that can form 15 de-emphasis voltage levels that capable of reducing ISI-induced jitter at high operating frequency. Moreover, high density DDR3 memory system can deteriorate the far-end eye jitter and eye height that causes difficulties in data sampling and recovery. Thus, the driving impedance of the proposed driver can be programmed between 20, 30 and 40 Ω to compensate the variability of board routing effect in memory system and hence, improving signal integrity. 2014-01 Thesis NonPeerReviewed application/pdf en http://eprints.usm.my/46138/1/Lim%20Zong%20Zheng24.pdf Lim, Zong Zheng (2014) A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface. Masters thesis, Universiti Sains Malaysia.
spellingShingle TK1-9971 Electrical engineering. Electronics. Nuclear engineering
Lim, Zong Zheng
A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface
thesis_level Master
title A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface
title_full A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface
title_fullStr A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface
title_full_unstemmed A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface
title_short A 0.8 – 2.4 Gbps Driver With Adjustable De-Emphasis Scheme For Ddr3 Memory Interface
title_sort 0 8 2 4 gbps driver with adjustable de emphasis scheme for ddr3 memory interface
topic TK1-9971 Electrical engineering. Electronics. Nuclear engineering
url http://eprints.usm.my/46138/
work_keys_str_mv AT limzongzheng a0824gbpsdriverwithadjustabledeemphasisschemeforddr3memoryinterface
AT limzongzheng 0824gbpsdriverwithadjustabledeemphasisschemeforddr3memoryinterface